## MASSACHUSETTS INSTITUTE OF TECHNOLOGY

Department of Electrical Engineering and Computer Science

## 6.012 MICROELECTRONIC DEVICES AND CIRCUITS

Problem Set No. 8

<u>Issued</u>: October 28, 2009 <u>Due EARLIER than normal</u>: 5 pm, Tues, Nov. 3, 2009

## **Reading Assignments:**

Lecture 14 (10/28/09) - Chap. 15 (15.1) Lecture 15 (11/3/09) - Chap. 15 (15.2.4)

Lecture 16 (11/5/09) - Notes

<u>Exam 2</u>: Thursday, Nov. 5, 7:30 – 9:30, covering thru Lecture 15 and PS #8, including BJT operation and large signal modeling; the MOS capacitor; MOSFET operation (in strong inversion and sub-threshold) and large signal modeling; MOSFET inverters and CMOS; and incremental models for diodes, BJTs, and MOSFETs.

**Note on this Problem Set:** Most of the problems on this set originated in modified form as questions on prior exams, and have relatively short, quick answers. It may seem long at first, but it is not that bad, and as you work through it you will hopefully find yourself reviewing material that will be on the exam, i.e., studying for the exam.

## <u>Problem 1</u> - This problem has two parts. Think of it as a warm-up for Hour Exam 2.

- (a) Consider two npn silicon bipolar junction transistors, A and B. All of the dimensions of these two devices, and the magnitudes of all of the doping levels in these two devices are identical, except that the base width, w<sub>B</sub>, of Transistor A is twice that of Transistor B.
  - (i) Which transistor, if either, has the larger dc current gain,  $\beta_F$ ? Explain your answer and estimate the ratio of the two  $\beta_F$ 's.
  - (ii) Which transistor, if either, has the larger emitter-base junction saturation current,  $I_{ES}$ ? Explain your answer and estimate the ratio of the two  $I_{ES}$ 's.
  - (iii) With the base-collector junctions of both transistors reverse biased with the same values of base-collector junction voltage,  $V_{BC}$ , which transistor, if either, has the largest small-signal base-collector junction capacitance,  $C_{\mu}$ ? Explain your answer and estimate the ratio of the two  $C_{\mu}$ 's.
  - (iv) With both transistors biased at the same quiescent collector current level,  $I_{C}$ , which transistor, if either, has the largest small-signal transconductance,  $g_{m}$ ? Explain your answer and estimate the ratio of the two  $g_{m}$ 's.
  - (v) With both transistors biased at the same quiescent collector current level,  $I_{C}$ , which transistor, if either, has the largest small-signal input resistance,  $r_{\pi}$ ? Explain your answer and estimate the ratio of the two  $r_{\pi}$  's.
  - (vi) Which transistor, if either, has a larger Early voltage, VA? Explain your answer.

- (b) This part involves MOSFETs.
  - (i) Consider two MOSFETs, one an n-channel MOSFET and the other a p-channel MOSFET. They have identical dimensions, and both are biased in the <u>saturation</u> region at the same drain current,  $|I_D|$ . Which of the devices, if either, would have the <u>larger</u> transconductance,  $g_m$ , and why?
  - (ii) Consider two MOSFETs, one an n-channel MOSFET and the other a p-channel MOSFET. They have identical dimensions, and both are biased in the <u>subthreshold region</u> at the same drain current,  $|I_D|$ . Which of the devices, if either, would have the <u>larger</u> transconductance,  $g_{m}$ , and why?
  - (iii) An n-channel MOSFET operating in a circuit was mistakenly biased in the <u>linear region</u>. Derive expressions in terms of  $V_{GS}$ ,  $V_{DS}$ , and K for its transconductance,  $g_{m'}$  and output conductance,  $g_{o'}$  in this situation. Assume  $v_{BS}=0$  and  $\alpha=1$ , and ignore the Early effect, i.e., assume  $\lambda=0$ .

<u>Problem 2</u> - Consider the n-channel MOSFET circuit pictured to the right. The circuit is biased with  $V_{AC} = V_{DS} = 2$  Volts. The MOSFET has following parameters:

$$\begin{split} K &= 2 \text{ mA}/V^2 \\ V_T &= 1 \text{ V} \\ \alpha &= 1 \\ \lambda &= 0.01 \text{ V}^{-1} \\ \eta &= 0.2 \end{split}$$

A small signal voltage,  $v_{ac}(t)$ , is added to the 2 V bias so now  $v_{AC}(t) = 2 \ V + v_{ac}(t)$ .



- (b) Use the linear equivalent circuit (LEC) for a MOSFET to draw the full LEC for this circuit. Evaluate all of the parameter values in your LEC.
- (c) Reduce your LEC in Part ii) to a single element and give an expression for this element in terms of  $g_m$  and  $g_o$ .
- <u>Problem 3</u> On Slide 8 in Lecture 14 the voltage gain of an NMOS inverter stage is calculated for the bias point  $V_{\text{IN}} = V_{\text{OUT}}$ , which is in the steep portion of the transfer characteristic. The substrate and source of the depletion mode pull-up MOSFET were shorted together, but this is not possible in many fabrication processes. Instead, the substrate of the pull-up MOSFET must be tied to ground. Redo the voltage gain calculation in this case by doing the following steps:
  - (a) What is the small signal base-to-source voltage,  $v_{bs,pu}$ , on the pull-up MOSFET?
  - (b) Draw the small signal linear equivalent circuit of the pull-up MOSFET. Notice that incrementally the drain is also connected to ground so that the substrate and drain are connected incrementally. Thus the pull-up MOSFET looks like a two terminal device in this connection and its LEC is simply a resistor (i.e.,  $r_{pu}$  or  $g_{pu}$ ). Give an expression for  $g_{pu}$  in terms of  $g_{o,pu}$  and  $g_{m,pu}$ . (Remember  $g_{mb}$  and  $g_m$  are related.)
  - (c) Draw the LEC for the entire inverter; be sure to indicate  $v_{in}$  and  $v_{out}$ .

- (d) Derive an expression for the voltage gain,  $A_v = v_{out}/v_{in}$ , (i) in terms of  $g_{m}$ ,  $g_{mb}$ , and  $g_o$  of the two transistors, and (ii) in terms of the bias point current and K,  $\lambda$ , and  $\eta$  of the two transistors.
- (e) Is the gain larger or smaller than when the pull-up substrate was tied to its source, or is it no different? Explain your answer.
- <u>Problem 4</u> The gates on a CMOS logic chip were laid out by a designer who had not taken 6.012 and they have  $W_p = W_{min}$  and  $W_n = 2$   $W_{min}$ , instead of  $W_n = W_{min}$  and  $W_p = 2$   $W_{min}$ . What was the impact of this error on the following inverter performance metrics relative to the usual case of an inverter with  $W_n = W_{min}$  and  $W_p = 2$   $W_{min}$ ? State whether each has increased, decreased, or not changed appreciably, and explain your answers.
  - (a) Inverter input capacitance, C<sub>L</sub>.
  - (b) The output node charging current after the input has switched from HI to LO.
  - (c) The output node discharge current after the input has switched from LO to HI.
  - (d) Static power dissipation.
  - (e) The logic HI voltage.
  - (f)) The noise margins.

6.012 Microelectronic Devices and Circuits Fall 2009

For information about citing these materials or our Terms of Use, visit: http://ocw.mit.edu/terms.